Part Number Hot Search : 
106K0 LDR1833 EN3948B 54AC153 2SC3320 74122 MM1564D SAM3271
Product Description
Full Text Search
 

To Download NCV4269APD50R2G Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  ? semiconductor components industries, llc, 2015 january, 2015 ? rev. 4 1 publication order number: ncv4269a/d ncv4269a 5.0 v, 3.3 v micropower 150 ma ldo linear regulator with delay, adjustable reset, and sense output the ncv4269a is a 5.0 v and 3.3 v precision micropower voltage regulator with an output current capability of 150 ma. the output voltage is accurate within 2.0% with a maximum dropout voltage of 0.5 v at 100 ma. low quiescent current is a feature drawing only 190  a with a 1.0 ma load. this part is ideal for any and all battery operated microprocessor equipment. microprocessor control logic includes an active reset output ro with delay and a si/so monitor which can be used to provide an early warning signal to the microprocessor of a potential impending reset signal. the use of the si/so monitor allows the microprocessor to finish any signal processing before the re set shuts the microprocessor down. the active reset circuit operates correctly at an output voltage as low as 1.0 v. the reset function is activated during the power up sequence or during normal operation if the output voltage drops outside the regulation limits. the reset threshold voltage can be decreased by the connection of an external resistor divider to the r adj lead. the regulator is protected against reverse battery, short circuit, and thermal overload conditions. the device can withstand load dump transients making it suitable for use in automotive environments. the device has also been optimized for emc conditions. features ? 5.0 v and 3.3 v output voltage options, 2.0% accuracy ? low 190  a quiescent current ? active reset output low down to v q = 1.0 v ? adjustable reset threshold ? 150 ma output current capability ? fault protection ? +60 v peak transient voltage ? ?40 v reverse voltage ? short circuit ? thermal overload ? early warning through si/so leads ? internally fused leads in so?14 and so?20 packages ? integrated pullup resistor at logic outputs (to use external resistors, select the ncv4279a) ? very low dropout voltage ? electrical parameters guaranteed over entire temperature range ? ncv prefix for automotive and other applications requiring unique site and control change requirements; aec?q100 qualified and ppap capable ? these are pb?free devices www. onsemi.com so?14 d2 suffix case 751a 1 14 marking diagrams 1 ncv4269axg awlyww 14 x = 5 (5.0 v output) = 3 (3.3 v output) a = assembly location wl, l = wafer lot yy, y = year ww, w = work week g,  = pb free so?8 d1 suffix case 751 ordering information see detailed ordering and shipping information in the package dimensions section on page 16 of this data sheet. 1 8 4269ax alyw  1 8 1 8 4269ax alyw  1 8 so?8 exposed pad pd suffix case 751ac 20 1 ncv4269ax awlyywwg so?20 dw suffix case 751d 1 2 0
ncv4269a www. onsemi.com 2 i ro q so r adj d figure 1. block diagram gnd si reference or r ro r so error amplifier reference and trim current and saturation control + ? pin connections so ro q gnd gnd gnd gnd gnd 114 gnd gnd i d si r adj 1 20 nc nc gnd gnd gnd gnd gnd gnd gnd gnd nc nc i d si r adj q nc so ro so?20l so?14 gnd d 18 ro r adj so si q i so?8 package pin description package pin number pin symbol function so?8 so?8 ep so?14 so?20l 3 3 1 1 r adj reset threshold adjust; if not used to connect to gnd. 4 4 2 2 d reset delay; to set time delay, connect to gnd with capacitor 5 5 3, 4, 5, 6, 10, 11, 12 4, 5, 6, 7, 14, 15, 16, 17 gnd ground ? ? ? 3, 8, 9, 13, 18 nc no connection to these pins from the ic. 6 6 7 10 ro reset output; the open?collector output has a 20 k  pullup resistor to q. leave open if not used. 7 7 8 11 so sense output; this open?collector output is internally pulled up by 20 k  pullup resistor to q. if not used, keep open. 8 8 9 12 q 5 v or 3.3 v output; connect to gnd with a 10  f capacitor, esr < 5  1 1 13 19 i input; connect to gnd directly at the ic with a ceramic capacitor. 2 2 14 20 si sense input; if not used, connect to q. ? epad ? ? epad connect to ground potential or leave unconnected
ncv4269a www. onsemi.com 3 maximum ratings (t j = ?40 c to 150 c) parameter symbol min max unit input to regulator v i i i ?40 internally limited 45 internally limited v input transient to regulator v i ? 60 v sense input v si i si ?40 ?1 45 1 v ma reset threshold adjust v radj i radj ?0.3 ?10 7 10 v ma reset delay v d i d ?0.3 internally limited 7 internally limited v ground i q 50 ? ma reset output v ro i ro ?0.3 internally limited 7 internally limited v sense output v so i so ?0.3 internally limited 7 internally limited v regulated output v q i q ?0.5 ?10 7.0 ? v ma junction temperature storage temperature t j t stg ? ?50 150 150 c c stresses exceeding those listed in the maximum ratings table may damage the device. if any of these limits are exceeded, device function ality should not be assumed, damage may occur and reliability may be affected. recommended operating range input voltage operating range 5.0 version 3.3 version v i 5.5 4.4 45 45 v junction temperature operating range t j ?40 150 c functional operation above the stresses listed in the recommended operating ranges is not implied. extended exposure to stresses beyond the recommended operating ranges limits may affect device reliability. lead temperature soldering and msl parameter symbol value msl, 20?lead ls temperature 265 c peak (note 3) msl 3 msl, 8?lead, 14?lead, ls temperature 265 c peak (note 3) msl 1 msl, 8?lead ep, ls temperature 260 c msl 2 1. this device series incorporates esd protection and exceeds the following ratings: human body model (hbm) 4.0 kv per aec?q100?002. machine model (mm) 200 v per aec?q100?003. 2. latchup current maximum rating: 150 ma per aec?q100?004. 3. +5 c/?0 c, 40 sec max?at?peak, 60 ? 150 sec above 217 c.
ncv4269a www. onsemi.com 4 thermal characteristics characteristic test conditions (typical values) unit so?8 package (note 4) junction?to?pin 4 (  ? jl4,  l4 ) 53.8 c/w junction?to?ambient thermal resistance (r  ja ,  ja ) 170.9 c/w so?8 ep package (note 4) junction?to?pin 8 (  ? jl8,  l8 ) 23.7 c/w junction?to?ambient thermal resistance (r  ja ,  ja ) 71.4 c/w junction?to?pad (  ? jpad) 7.7 c/w so?14 package (note 4) junction?to?pin 4 (  ? jl4,  l4 ) 18.4 c/w junction?to?ambient thermal resistance (r  ja ,  ja ) 111.6 c/w so?20 package (note 4) junction?to?pin 4 (  ? jl4,  l4 ) 21.8 c/w junction?to?ambient thermal resistance (r  ja ,  ja ) 95.3 c/w 4. 2 oz copper, 50 mm 2 copper area, 1.5 mm thick fr4
ncv4269a www. onsemi.com 5 electrical characteristics (?40 c t j 150 c, v i = 13.5 v unless otherwise specified) characteristic symbol test conditions min typ max unit regulator output voltage (5.0 v version) v q 1 ma  i q  100 ma, 6 v  v i  16 v 4.90 5.00 5.10 v output voltage (3.3 v version) v q 1 ma  i q  100 ma, 5.5 v  v i  16 v 3.234 3.30 3.366 v current limit i q ? 150 200 500 ma current consumption; i q = i i ? i q i q i q = 1 ma, ro, so high ? 190 250  a current consumption; i q = i i ? i q i q i q = 10 ma, ro, so high ? 250 450  a current consumption; i q = i i ? i q i q i q = 50 ma, ro, so high ? 2.0 3.0 ma dropout voltage (5.0 v version) v dr v i = 5 v, i q = 100 ma ? 0.25 0.5 v load regulation  v q i q = 5 ma to 100 ma ? 10 20 mv line regulation  v q v i = 6 v to 26 v i q = 1 ma ? 10 30 mv reset generator reset switching threshold 5.0 v version 3.3 v version v rt ? ? 4.50 2.97 4.65 3.07 4.80 3.17 v reset adjust switching threshold 5.0 v version 3.3 v version v radj,th v q > 3.5 v v q > 2.3 v 1.26 1.26 1.35 1.35 1.44 1.44 v reset pullup resistance r ro,int ? 10 20 40 k  reset output saturation voltage v ro,sat v q < v rt , r ro, int ? 0.1 0.4 v upper delay switching threshold 5.0 v version 3.3 v version v ud ? ? 1.4 0.7 1.8 1.23 2.2 1.6 v lower delay switching threshold 5.0 v version 3.3 v version v ld ? ? 0.3 0.3 0.45 0.49 0.60 0.60 v saturation voltage on delay capacitor v d,sat v q < v rt ? ? 0.1 v charge current 5.0 v version 3.3 v version i d,c v d = 1 v v d = 1 v 3.0 3.0 6.5 4.3 9.5 7.0  a delay time l  h t d c d = 100 nf 17 28 73 ms delay time h  l t rr c d = 100 nf ? 3.15 ?  s input voltage sense sense threshold high v si,high ? 1.24 1.31 1.38 v sense threshold low v si,low ? 1.16 1.20 1.28 v sense output saturation voltage v so,low v si < 1.20 v; v q > 3 v; r so ? 0.1 0.4 v sense resistor pullup r so,int ? 10 20 40 k  sense input current i si ? ?1.0 0.1 1.0  a product parametric performance is indicated in the electrical characteristics for the listed test conditions, unless otherwise noted. product performance may not be indicated by the electrical characteristics if operated under different conditions.
ncv4269a www. onsemi.com 6 figure 2. measuring circuit r adj1 v i i i i radj i q v si c d 100 nf v d i d i q v ro v so v radj r adj2 c i 470 nf 1000  f i si v q c q 22  f i si d gnd ro so radj q v i v q v d v ld v rt v ro,sat v ro t t < t rr dv dt  i d c d v ud t power?on?reset thermal shutdown voltage dip at input undervoltage secondary spike overload at output t t rr t d figure 3. reset timing diagram
ncv4269a www. onsemi.com 7 sense input voltage v si,high v si,low high low t t sense output voltage figure 4. sense timing diagram typical performance characteristics ? 5.0 v option 3.2 ?40 0 40 80 120 16 0 t j , ( c) v d , (v) 0 2 4 6 8 10 12 14 16 ?40 0 40 80 120 160 figure 5. charge current i d,c vs. temperature t j figure 6. switching voltage v ud and v ld vs. temperature t j t j , ( c) i d,c , (  a) v i = 13.5 v v d = 1.0 v v i = 13.5 v v ud v ld 2.8 2.4 2.0 1.6 1.2 0.8 0.4 0
ncv4269a www. onsemi.com 8 typical performance characteristics ? 5.0 v option 35 0 i q , (ma) v i , (v) 10 20 30 40 50 r l = 33  r l = 50  r l = 100  r l = 200  1.7 ?40 v radj,th , (v) 1.6 1.5 1.4 1.3 1.2 1.1 1.0 0.9 t j , ( c) 0 40 80 120 16 0 i q , (ma) v dr , (mv) t j = 125 c t j = 25 c t j = ?40 c figure 7. drop voltage v dr vs. output current i q 0 100 200 300 400 500 0 30 60 90 120 150 180 figure 8. reset adjust switching threshold, v radj,th vs. temperature t j figure 9. current consumption i q vs. input voltage v i figure 10. output voltage v q vs. input voltage v i 12 0 v q (v) v i , (v) 24681 0 10 8 6 4 2 0 r l = 50  30 25 20 15 10 5 0 figure 11. sense threshold v si vs. temperature t j figure 12. output voltage v q vs. temperature t j 1.6 ?40 0 40 80 120 160 t j , ( c) v si , (v) v i = 13.5 v 1.5 1.4 1.3 1.2 1.1 1.0 v si, high v si, low 5.2 ?40 0 40 80 120 16 0 t j , ( c) v q , (v) v i = 13.5 v 5.1 5.0 4.9 4.8 4.7 4.6
ncv4269a www. onsemi.com 9 typical performance characteristics ? 5.0 v option 250 6 i q , (  a) v i , (v) i q = 100  a 8 1012141618 20222426 1.6 01020 4050 i q , (ma) i q , (ma) 30 7 6 i q , (ma) v i , (v) i q = 100 ma 6 5 4 3 2 1 0 i q = 50 ma i q = 10 ma v i , (v) i q , (ma) t j = 125 c t j = 25 c 350 0 1020304050 300 250 200 150 100 50 0 12 02040 80 12 0 i q , (ma) i q , (ma) v i = 13.5 v t j = 25 c 10 8 6 4 2 0 figure 13. output current limit i q vs. input voltage v i figure 14. current consumption i q vs. output current i q figure 15. current consumption i q vs. output current i q figure 16. quiescent current i q vs. input voltage v i 60 1.4 1.2 1.0 0.8 0.6 0.4 0.2 0.0 v i = 13.5 v t j = 25 c 100 810121416182022242 6 figure 17. quiescent current i q vs. input voltage v i figure 18. output stability, capacitance esr vs. output load current 200 150 100 50 t j = 25 c 100 0 esr (  ) output current in milliamps unstable region 10 1 0.01 25 50 75 100 125 15 0 stable region for 2.2  f to 10  f t j = 125 c 0.1
ncv4269a www. onsemi.com 10 typical performance characteristics ? 3.3 v option 1.6 ?40 0 40 80 120 16 0 t j , ( c) v d , (v) 0 2 4 6 8 10 ?40 0 40 80 120 160 figure 19. charge current i d,c vs. temperature t j figure 20. switching voltage v ud and v ld vs. temperature t j t j , ( c) i d,c , (  a) v i = 13.5 v v d = 1.0 v v i = 13.5 v v ud v ld 1.4 1.2 1.0 0.8 0.6 0.4 0.2 0 2.0 1.8 0 i q , (ma) v i , (v) 10 20 30 4 0 r l = 33  r l = 20  r l = 132  r l = 66  1.7 ?40 v radj,th , (v) 1.6 1.5 1.4 1.3 1.2 1.1 1.0 0.9 t j , ( c) 0 40 80 120 160 figure 21. reset adjust switching threshold, v radj,th vs. temperature t j figure 22. current consumption i q vs. input voltage v i figure 23. output voltage v q vs. input voltage v i figure 24. sense threshold v si vs. temperature t j 0 v q (v) v i , (v) 246810 5 4 3 2 1 0 i q = 100 ma 25 20 15 10 5 0 1.6 ?40 0 40 80 120 1 60 t j , ( c) v si , (v) v i = 13.5 v 1.5 1.4 1.3 1.2 1.1 1.0 v si, high v si, low
ncv4269a www. onsemi.com 11 typical performance characteristics ? 3.3 v option figure 25. output voltage v q vs. temperature t j figure 26. output current limit i q vs. input voltage v i 3.32 ?40 0 40 80 120 160 t j , ( c) v q , (v) v i = 13.5 v 3.30 3.28 3.26 3.24 3.22 3.20 3.40 3.38 3.36 3.34 1.6 01020 405 0 i q , (ma) i q , (ma) 30 7 6 i q , (ma) v i , (v) i q = 100 ma 6 5 4 3 2 1 0 i q = 50 ma i q = 10 ma v i , (v) i q , (ma) t j = 125 c t j = 25 c 350 0 102030405 0 300 250 200 150 100 50 0 12 0 20 40 80 120 i q , (ma) i q , (ma) v i = 13.5 v t j = 25 c 10 8 6 4 2 0 figure 27. current consumption i q vs. output current i q figure 28. current consumption i q vs. output current i q figure 29. quiescent current i q vs. input voltage v i figure 30. quiescent current i q vs. input voltage v i 60 1.4 1.2 1.0 0.8 0.6 0.4 0.2 0.0 v i = 13.5 v t j = 25 c 100 8101214161820222426 t j = 125 c 250 6 i q , (  a) v i , (v) i q = 100  a 8 1012141618 2022242 6 200 150 100 50 t j = 25 c
ncv4269a www. onsemi.com 12 typical performance characteristics ? 3.3 v option figure 31. output stability, capacitance esr vs. output load current 100 0 esr (  ) output current in milliamps unstable region 10 1 0.01 25 50 75 100 125 150 stable region for 2.2  f to 10  f 0.1
ncv4269a www. onsemi.com 13 typical thermal characteristics so?8 std package ncv4269a, 1.0 oz so?8 std package ncv4269a, 2.0 oz so?14 w/6 thermal leads ncv4269a, 1.0 oz so?14 w/6 thermal leads ncv4269a, 2.0 oz so?20 w/8 thermal leads ncv4269a, 1.0 oz so?20 w/8 thermal leads ncv4269a, 2.0 oz figure 32. junction?to?ambient thermal resistance (  ja ) vs. heat spreader area figure 33. r(t) vs. pulse time  ja ( c/w) copper heat?spreader area (mm 2 ) 70 0 600 400 300 200 100 500 0 200 180 160 140 120 100 80 60 40 20 0 single pulse (so?8 std package) pcb = 50 mm 2 , 2.0 oz single pulse (so?8 ep package) single pulse (so?14 w/6 thermal leads) pcb = 50 mm 2 , 2.0 oz single pulse (so?20 w/8 thermal leads) pcb = 50 mm 2 , 2.0 oz  la (so?8)  la (so?14)  la (so?20) r(t) ( c/w) pulse time (s) 0.000001 0.00001 0.0001 0.001 0.01 0.1 1 10 100 100 0 1000 100 10 1 0.1
ncv4269a www. onsemi.com 14 application description output regulator the output is controlled by a precision trimmed reference. the pnp output has base drive quiescent current control for regulation while the input voltage is low, preventing over saturation. current limit and voltage monitors complement the regulator design to give safe operating signals to the processor and control circuits. reset output (ro) a reset signal, reset output, ro, (low voltage) is generated as the ic powers up. after the output voltage v q increases above the reset threshold voltage v rt , the delay timer d is started. when the voltage on the delay timer v d passes v ud , the reset signal ro goes high. a discharge of the delay timer v d is started when v q drops and stays below the reset threshold voltage v rt . when the voltage of the delay timer v d drops below the lower threshold voltage v ld the reset output voltage v ro is brought low to reset the processor. the reset output ro is an open collector npn transistor with an internal 20 k  pullup resistor connected to the output q, controlled by a low voltage detection circuit. the circuit is functionally independent of the rest of the ic, thereby guaranteeing that ro is valid for v q as low as 1.0 v. reset adjust (r adj ) the reset threshold v rt can be decreased from a typical value of 4.65 v (3.04 v for 3.3 v version) to as low as 3.5 v (2.3 v for 3.3 v version) by using an external voltage divider con nected from the q lead to the pin r adj , as shown in figure 34. the resistor divider keeps the voltage above the v radj,th (typical 1.35 v) for the desired input voltages, and overrides the internal threshold detector. adjust the voltage divider according to the following relationship: v rt  v radj, th  (r adj1  r adj2 )  r adj2 (eq. 1) if the reset adjust option is not needed, the r adj pin should be connected to gnd causing the reset threshold to go to its default value. reset delay (d) the reset delay circuit provides a delay (programmable by capacitor c d ) on the reset output lead ro. the delay lead d provides charge current i d,c (typically 6.5  a for 5 v version or 4.3  a for 3.3 v version) to the external delay capacitor c d during the following times: 1. during powerup (once the regulation threshold has been exceeded). 2. after a reset event has occurred and the device is back in regulation. the delay capacitor is set to discharge when the regulation (v rt , reset threshold voltage) has been violated. when the delay capacitor discharges to v ld , the reset signal ro pulls low. setting the delay time the delay time is set by the delay capacitor c d and the charge current i d . the time is measured by the delay capacitor voltage charging from the low level of v dsat to the higher level v ud . the time delay follows the equation: t d  [c d (v ud  v d, sat )]  i d, c (eq. 2) example (5 v version): using c d = 100 nf. use the typical value for v d,sat = 0.1 v. use the typical value for v ud = 1.8 v. use the typical value for delay charge current i d = 6.5  a. t d  [100 nf (1.8  0.1 v)]  6.5  a  26.2 ms (eq. 3) q gnd i r adj ncv4269a c q ** 10  f (2.2  f) ro 0.1  f microprocessor d c d v bat v dd so figure 34. application diagram si i/o i/o r adj2 r adj1 r si1 r si2 c i * *c i required if regulator is located far from the power supply filter. ** c q ? minimum cap required for stability is 2.2  f while higher over/under?shoots may be expected. cap must operate at minimum temperature expected.
ncv4269a www. onsemi.com 15 sense input (si) / sense output (so) voltage monitor an on?chip comparator is available to provide early warning to the microprocessor of a possible reset signal (figure 4). the output is from an open collector driver with an internal 20 k  pull up resistor to output q. the reset signal typically turns the microprocessor off instantaneously. this can cause unpredictable results with the microprocessor. the signal received from the so pin will allow the microprocessor time to complete its present task before shutting down. this function is performed by a comparator referenced to the band gap voltage. the actual trip point can be programmed externally using a resistor divider to the input monitor si (figure 34). the values for r si1 and r si2 are selected for a typical threshold of 1.20 v on the si pin. signal output figure 35 shows the so monitor timing waveforms as a result of the circuit depicted in figure 34. as the output voltage (v q ) falls, the monitor threshold (v si,low ), is crossed. this causes the voltage on the so output to go low sending a warning signal to the microprocessor that a reset signal may occur in a short period of time. t wa r n i n g is the time the microprocessor has to complete the function it is currently working on and get ready for the reset shutdown signal. when the voltage on the so goes low and the ro stays high the current consumption is typically 560  a at 1 ma load current. figure 35. so warning waveform time diagram v q si v ro v si,low t warning so stability considerations the input capacitor c i in figure 34 is necessary for compensating input line reactance. possible oscillations caused by input inductance and input capacitance can be damped by using a resistor of approximately 1.0  in series with c i. the output or compensation capacitor helps determine three main characteristics of a linear regulator: startup delay, load transient response and loop stability. the capacitor value and type should be based on cost, availability, size and temperature constraints. the aluminum electrolytic capacitor is the least expensive solution, but, if the circuit operates at low temperatures (?25 c to ?40 c), both the value and esr of the capacitor will vary considerably. the capacitor manufacturer?s data sheet usually provides this information. the 10  f output capacitor c q shown in figure 34 should work for most applications; however, it is not necessarily the optimized solution. stability is guaranteed at c q is min 2.2  f and max esr is 10  . there is no min esr limit which was proved with murata?s ceramic caps grm31mr71a225ka01 (2.2  f, 10 v, x7r, 1206) and grm31cr71a106ka01 (10  f, 10 v, x7r, 1206) directly soldered between output and ground pins. calculating power dissipation in a single output linear regulator the maximum power dissipation for a single output regulator (figure 34) is: p d(max)  [v i(max)  v q(min) ]i q(max)  v i(max) i q (eq. 4) where: v i(max) is the maximum input voltage, v q(min) is the minimum output voltage, i q(max) is the maximum output current for the application, and i q is the quiescent current the regulator consumes at i q(max) . once the value of p d(max) is known, the maximum permissible value of r  ja can be calculated: (eq. 5) r  ja = (150 c ? t a ) / p d the value of r  ja can then be compared with those in the package section of the data sheet. those packages with r  ja ?s less than the calculated value in equation 2 will keep the die temperature below 150 c. in some cases, none of the packages will be sufficient to dissipate the heat generated by the ic, and an external heatsink will be required. the current flow and voltages are shown in the measurement circuit diagram. h eatsinks a heatsink effectively increases the surface area of the package to improve the flow of heat away from the ic and into the surrounding air. each material in the heat flow path between the ic and the outside environment will have a thermal resistance. like series electrical resistances, these resistances are summed to determine the value of r  ja : r  ja  r  jc  r  cs  r  sa (eq. 6) where: r  jc = the junction?to?case thermal resistance, r  cs = the case?to?heat sink thermal resistance, and r  sa = the heat sink?to?ambient thermal resistance. r  jc appears in the package section of the data sheet. like r  ja , it too is a function of package type. r  cs and r  sa are functions of the package type, heatsink and the interface between them. these values appear in data sheets of heatsink manufacturers. thermal, mounting, and heatsinking considerations are discussed in the on semiconductor application note an1040/d, available on the on semiconductor website.
ncv4269a www. onsemi.com 16 ordering information device output voltage package shipping ? ncv4269ad150g 5.0 v so?8 (pb?free) 98 units/rail ncv4269ad150r2g so?8 (pb?free) 2500 tape & reel ncv4269apd50g so?8 ep (pb?free) 98 units/rail NCV4269APD50R2G so?8 ep (pb?free) 2500 tape & reel ncv4269ad250g so?14 (pb?free) 55 units/rail ncv4269ad250r2g so?14 (pb?free) 2500 tape & reel ncv4269adw50g so?20l (pb?free) 38 units/rail ncv4269adw50r2g so?20l (pb?free) 1000 tape & reel ncv4269ad133r2g 3.3 v so?8 (pb?free) 2500 tape & reel ?for information on tape and reel specifications,including part orientation and tape sizes, please refer to our tape and reel p ackaging specifications brochure, brd8011/d.
ncv4269a www. onsemi.com 17 package dimensions soic?8 nb case 751?07 issue ak seating plane 1 4 5 8 n j x 45  k notes: 1. dimensioning and tolerancing per ansi y14.5m, 1982. 2. controlling dimension: millimeter. 3. dimension a and b do not include mold protrusion. 4. maximum mold protrusion 0.15 (0.006) per side. 5. dimension d does not include dambar protrusion. allowable dambar protrusion shall be 0.127 (0.005) total in excess of the d dimension at maximum material condition. 6. 751?01 thru 751?06 are obsolete. new standard is 751?07. a b s d h c 0.10 (0.004) dim a min max min max inches 4.80 5.00 0.189 0.197 millimeters b 3.80 4.00 0.150 0.157 c 1.35 1.75 0.053 0.069 d 0.33 0.51 0.013 0.020 g 1.27 bsc 0.050 bsc h 0.10 0.25 0.004 0.010 j 0.19 0.25 0.007 0.010 k 0.40 1.27 0.016 0.050 m 0 8 0 8 n 0.25 0.50 0.010 0.020 s 5.80 6.20 0.228 0.244 ?x? ?y? g m y m 0.25 (0.010) ?z? y m 0.25 (0.010) z s x s m  1.52 0.060 7.0 0.275 0.6 0.024 1.270 0.050 4.0 0.155 mm inches
scale 6:1 *for additional information on our pb?free strategy and soldering details, please download the on semiconductor soldering and mounting techniques reference manual, solderrm/d. soldering footprint*
ncv4269a www. onsemi.com 18 package dimensions soic?8 ep case 751ac issue b ?? ?? ?? h c 0.10 d e1 a d pin one 2 x 8 x seating plane exposed gauge plane 14 5 8 d c 0.10 a-b 2 x e b e c 0.10 2 x top view side view bottom view detail a end view section a?a 8 x b a-b 0.25 d c c c 0.10 c 0.20 a a2 g f 1 4 58 notes: 1. dimensions and tolerancing per asme y14.5m, 1994. 2. dimensions in millimeters (angles in degrees). 3. dimension b does not include dambar protrusion. allowable dambar protrusion shall be 0.08 mm total in excess of the ?b? dimension at maximum material condition. 4. datums a and b to be determined at datum plane h. dim min max millimeters a 1.35 1.75 a1 0.00 0.10 a2 1.35 1.65 b 0.31 0.51 b1 0.28 0.48 c 0.17 0.25 c1 0.17 0.23 d 4.90 bsc e 6.00 bsc e 1.27 bsc l 0.40 1.27 l1 1.04 ref f 2.24 3.20 g 1.55 2.51 h 0.25 0.50  0 8 h aa detail a (b) b1 c c1 0.25 l (l1)  pad e1 3.90 bsc   a1 location *for additional information on our pb?free strategy and soldering details, please download the on semiconductor soldering and mounting techniques reference manual, solderrm/d. soldering footprint* exposed pad 1.52 0.060 2.03 0.08 0.6 0.024 1.270 0.050 4.0 0.155 mm inches
scale 6:1 7.0 0.275 2.72 0.107
ncv4269a www. onsemi.com 19 package dimensions so?14 case 751a?03 issue g notes: 1. dimensioning and tolerancing per ansi y14.5m, 1982. 2. controlling dimension: millimeter. 3. dimensions a and b do not include mold protrusion. 4. maximum mold protrusion 0.15 (0.006) per side. 5. dimension d does not include dambar protrusion. allowable dambar protrusion shall be 0.127 (0.005) total in excess of the d dimension at maximum material condition. ?a? ?b? g p 7 pl 14 8 7 1 m 0.25 (0.010) b m s b m 0.25 (0.010) a s t ?t? f r x 45 seating plane d 14 pl k c j m  dim min max min max inches millimeters a 8.55 8.75 0.337 0.344 b 3.80 4.00 0.150 0.157 c 1.35 1.75 0.054 0.068 d 0.35 0.49 0.014 0.019 f 0.40 1.25 0.016 0.049 g 1.27 bsc 0.050 bsc j 0.19 0.25 0.008 0.009 k 0.10 0.25 0.004 0.009 m 0 7 0 7 p 5.80 6.20 0.228 0.244 r 0.25 0.50 0.010 0.019 
ncv4269a www. onsemi.com 20 package dimensions so?20 wb case 751d?05 issue g 20 1 11 10 b 20x h 10x c l 18x a1 a seating plane  h x 45  e d m 0.25 m b m 0.25 s a s b t e t b a dim min max millimeters a 2.35 2.65 a1 0.10 0.25 b 0.35 0.49 c 0.23 0.32 d 12.65 12.95 e 7.40 7.60 e 1.27 bsc h 10.05 10.55 h 0.25 0.75 l 0.50 0.90  0 7 notes: 1. dimensions are in millimeters. 2. interpret dimensions and tolerances per asme y14.5m, 1994. 3. dimensions d and e do not include mold protrusion. 4. maximum mold protrusion 0.15 per side. 5. dimension b does not include dambar protrusion. allowable protrusion shall be 0.13 total in excess of b dimension at maximum material condition.  on semiconductor and are registered trademarks of semiconductor co mponents industries, llc (scillc). scillc owns the rights to a numb er of patents, trademarks, copyrights, trade secrets, and other inte llectual property. a listing of scillc?s pr oduct/patent coverage may be accessed at ww w.onsemi.com/site/pdf/patent?marking.pdf. scillc reserves the right to make changes without further notice to any products herein. scillc makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does scillc assume any liability arising out of the application or use of any product or circuit, and s pecifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ?typical? parameters which may be provided in scillc data sheets and/ or specifications can and do vary in different applications and actual performance may vary over time. all operating parameters, including ?typical s? must be validated for each customer application by customer?s technical experts. scillc does not convey any license under its patent rights nor the right s of others. scillc products are not designed, intended, or a uthorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in whic h the failure of the scillc product could create a situation where personal injury or death may occur. should buyer purchase or us e scillc products for any such unintended or unauthorized appli cation, buyer shall indemnify and hold scillc and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unin tended or unauthorized use, even if such claim alleges that scil lc was negligent regarding the design or manufacture of the part. scillc is an equal opportunity/affirmative action employer. this literature is subject to all applicable copyrig ht laws and is not for resale in any manner. p ublication ordering information n. american technical support : 800?282?9855 toll free usa/canada europe, middle east and africa technical support: phone: 421 33 790 2910 japan customer focus center phone: 81?3?5817?1050 ncv4269a/d smart regulator is a registered trademark of semiconductor components industries, llc (scillic). literature fulfillment : literature distribution center for on semiconductor p.o. box 5163, denver, colorado 80217 usa phone : 303?675?2175 or 800?344?3860 toll free usa/canada fax : 303?675?2176 or 800?344?3867 toll free usa/canada email : orderlit@onsemi.com on semiconductor website : www.onsemi.com order literature : http://www.onsemi.com/orderlit for additional information, please contact your loc al sales representative


▲Up To Search▲   

 
Price & Availability of NCV4269APD50R2G

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X